# SCHEME OF INSTRUCTION M.TECH (EMBEDDED SYSTEMS AND COMPUTING) Proposed from the Academic year 2016-17

| S.No     | Course Code               | Course Title     | Scheme of<br>Instruction |   | Contact | Scheme of<br>Examination |     | Credits |
|----------|---------------------------|------------------|--------------------------|---|---------|--------------------------|-----|---------|
| 3.INU    |                           |                  | L/T                      | Р | Hrs/Wk  | CIE                      | SEE |         |
| 1.       | # Core                    | Core             | 3                        |   | 3       | 30                       | 70  | 3       |
| 2.       | # Core                    | Core             | 3                        |   | 3       | 30                       | 70  | 3       |
| 3.       | # Core/ *Elective         | Core / Elective  | 3                        |   | 3       | 30                       | 70  | 3       |
| 4.       | # Core/ *Elective         | Core / Elective  | 3                        |   | 3       | 30                       | 70  | 3       |
| 5.       | *Elective                 | Elective         | 3                        |   | 3       | 30                       | 70  | 3       |
| 6.       | *Elective                 | Elective         | 3                        |   | 3       | 30                       | 70  | 3       |
| Departme | Departmental Requirements |                  |                          |   |         |                          |     |         |
| 7.       | CS 5321                   | Software Lab - I |                          | 3 | 3       |                          |     | 2       |
| 8.       | CS 5322                   | Seminar - I      |                          | 3 | 3       |                          |     | 2       |
|          |                           | Total            | 18                       | 6 | 24      | 280                      | 420 | 22      |

# **SEMESTER - I**

#### **SEMESTER - II**

| S.No    | Course Code               | Course Title     | Scheme of<br>Instruction |   | Contact | Scheme of<br>Examination |     | Credits |
|---------|---------------------------|------------------|--------------------------|---|---------|--------------------------|-----|---------|
| 5.NU    |                           |                  | L/T                      | Р | Hrs/Wk  | CIE                      | SEE |         |
| 1.      | # Core                    | Core             | 3                        |   | 3       | 30                       | 70  | 3       |
| 2.      | # Core                    | Core             | 3                        |   | 3       | 30                       | 70  | 3       |
| 3.      | # Core/ *Elective         | Core / Elective  | 3                        |   | 3       | 30                       | 70  | 3       |
| 4.      | # Core/ *Elective         | Core / Elective  | 3                        |   | 3       | 30                       | 70  | 3       |
| 5.      | *Elective                 | Elective         | 3                        |   | 3       | 30                       | 70  | 3       |
| 6.      | 6. *Elective Elective     |                  | 3                        |   | 3       | 30                       | 70  | 3       |
| Departm | Departmental Requirements |                  |                          |   |         |                          |     |         |
| 7.      | CS 5323                   | Software Lab - I |                          | 3 | 3       |                          |     | 2       |
| 8.      | 8. CS5324 Seminar - I     |                  |                          | 3 | 3       |                          |     | 2       |
|         | Total                     |                  |                          | 6 | 24      | 280                      | 420 | 22      |

# SCHEME OF INSTRUCTION M.TECH (EMBEDDED SYSTEMS AND COMPUTING) Proposed from the Academic year 2016-17

| S No | Course Code | e Course Title  | Scheme of<br>Instruction |   | Contact | Scheme of<br>Examination |     | Credits |
|------|-------------|-----------------|--------------------------|---|---------|--------------------------|-----|---------|
| S.No |             |                 | L/T                      | Р | Hrs/Wk  | CIE                      | SEE |         |
| 1.   | CS5325      | Project Seminar |                          | 4 | 4       | 100**                    |     | 8       |
|      |             | Total           |                          | 4 | 4       | 100                      |     | 8       |

# **SEMESTER III**

**\*\*Project Seminar Evaluation:** 50 marks to be awarded by Supervisor and 50 marks to be awarded by Viva-Voce committee comprising Head, Supervisor and an Examiner.

# SEMESTER – IV

| S.          | Course Code | e Course Liffe Histruction |     | Contact | Scheme of<br>Examination |     | Credits |    |
|-------------|-------------|----------------------------|-----|---------|--------------------------|-----|---------|----|
| No Course C |             |                            | L/T | Р       | Hrs/Wk                   | CIE | SEE     |    |
| 1.          | CS5326      | Dissertation               |     | 6       | 6                        |     | 200     | 16 |
|             |             | Total                      |     | 6       | 6                        |     | 200     | 16 |

**Note:** Six Core subjects, Six Elective subjects, Two Laboratory Courses and Two Seminars must be offered in Semester I and II.

| S.No | Course Code | Course Title                          |
|------|-------------|---------------------------------------|
| 1    | CS 5301     | Embedded System Design                |
| 2    | CS 5302     | Digital System Design                 |
| 3    | CS 5303     | Microcontrollers for Embedded Systems |
| 4    | CS 5304     | Real Time Operating Systems           |
| 5    | CS 5305     | Simulation and Modeling               |
| 6    | CS 5306     | Hardware and Software Co-design       |

# # List of Core Subjects:

# \*List of Elective Subjects:

| S.No | Course Code | Course Title                               |
|------|-------------|--------------------------------------------|
| 1    | CS5054      | Multimedia Technologies                    |
| 2    | CS5101      | Advanced Algorithms                        |
| 3    | CS5351      | Advanced Computer Architecture             |
| 4    | CS5352      | Scripting Languages for Design Automation  |
| 5    | C\$5353     | Software Engineering for Real Time Systems |
| 6    | C\$5354     | Embedded Programming                       |
| 7    | CS5355      | Field Programmable Gate Arrays             |
| 8    | CS5356      | System On Chip Architecture                |
| 9    | C\$5357     | Optimization Techniques                    |
| 10   | CS558       | Product Design and Quality Management      |
| 11   | CS5359      | Design for Testability                     |
| 12   | CS5360      | DSP Architecture                           |
| 13   | CS5361      | Graph Theory and its Applications          |
| 14   | CS5362      | Low Power VLSI Design                      |
| 15   | CS5363      | Reliability and Fault Tolerance            |
| 16   | CS5364      | Performance Evaluation of Computer Systems |

# CS 5301 EMBEDDED SYSTEM DESIGN

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Introduction to Embedded Systems, Characteristics and quality attributes of Embedded Systems, Challenges in Embedded System Design, Application and Domain specific Embedded Systems.

## UNIT-II

Embedded Hardware Design and Development: VLSI and Integrated Circuit Design, EDA tools, usage of EDA tools and PCB layout.

Embedded Firmware Design and Development: Embedded firmware Design approaches and Development languages. Examples of Embedded Systems, Design Metrics in Embedded System

# UNIT-III

Embedded System Architecture: CISC and RISC Instruction set architecture. Basic Embedded processor/Architecture. Introduction to ARM processors.

# UNIT-IV

Introduction to Real Time Operating Systems: Tasks and Task States, Tasks and Data, Semaphores, and Shared Data; Message Queues, Mailboxes and Pipes, Timer Functions, Events, Memory Management, Interrupt Routines in an RTOS Environment. OS security issues and Mobile OS.

# UNIT-V

Embedded Systems Development Environment: IDE, Cross Compilation, Dissassembler, Simulators, Emulators and Debugging. Target Hardware Debugging, Boundary Scan, Product Enclosure Design and Development Tools. Embedded Product Development Life Cycle-Different phases and Approaches of EDLC. Trends in Embedded Industry.

- 1. Embedded Systems Architecture, Programming and Design RajKamal, 2<sup>nd</sup> Edition, 2008, TMH.
- 2. Embedded System Design, Frank Vahid, Tony Givargis, John Wiley, 2002
- 3. Embedded /Real Time Systems: Concepts, Design and Programming- Dr K.V.K.K. Prasad, DreamTech Press 2005.

# **DIGITAL SYSTEM DESIGN**

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Analysis & Design of Combinational Logic: Introduction to combinational circuits, code conversions, decoder, encoder, priority encoder, multiplexers as function generators, binary adder, subtractor, BCD adder, Binary comparator, arithmetic logic units.

# UNIT-II

**Design of Sequential Circuits**- Derivation of State diagrams and tables, transition table, excitation table and equations. Analysis of simple synchronous sequential circuits, construction of state diagram, counter design with state equations, Registers, serial in serial out shift registers, tristate register, timing considerations.

# UNIT-III

**Minimization and Transformation of Sequential Machines:** Simplification of incompletely specified machines-Flow table, State reduction, Merger graphs, Merger Tables, Compatible pairs, Minimal closed covers – Races, Cycles and Hazards.

#### **UNIT-IV**

**Design options of Digital Systems**: Programmable logic devices, programmable read only memory, programmable logic arrays and programmable array logic, Design using PLA, PAL, and Field Programmable Gate Arrays. **Synthesis**: Design flow of ASICs and FPGA based system.

#### UNIT-V

**Introduction to Verilog HDLs** –Modeling levels- Data types- Modules and ports- Instances – Basic Language concepts- Data flow modeling. **Design Examples**: Adders and Subtractors. Behavioral modeling, Gate-level modeling. Tasks and functions – Modeling techniques – logic synthesis with Verilog. **Design Examples**: Multiplication and Division Algorithms.

- 1. Ming-Bo Lin., Digital System Designs and Practices using Verilog HDL and FPGAs, Wiley, 2<sup>nd</sup> Edition, 2015.
- 2. Michael D. Ciletti, *Advanced Digital Design with the Verilog HDL*, Prentice Hall India, 2<sup>nd</sup> Edition, 2010.
- 3. Samir Palnitkar, *Verilog HDL: A Guide to Digital Design and Synthesis*, Prentice Hall Professional, 2003.

# CS5303 MICROCONTROLLERS FOR EMBEDDED SYSTEMS

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Introduction to Microcontrollers, Embedded Systems, 8051-Architecture: instruction set, addressing modes and programming using 8051 microcontroller. Memory Organization, Program Memory, Data Memory, Interrupts, Peripherals: Timers, Serial Port, I/O Port, Addressing Modes, Instruction Set, Programming

# UNIT-II

Comparison of various families of 8-bit micro controllers, Interfacing of LCD, ADC, DAC, Sensors and Keyboard using Microcontrollers, USB and RS232.

## UNIT-III

**Introduction**: RISC/ARM Design Philosophy and Functional Block Diagram. Programmers Model: Data Types, Processor modes, Registers, General Purpose Registers, Program Status Register, CP15 Coprocessor, Memory and memory mapped I/O, Pipeline, Exceptions, Interrupts and Vector table, and ARM Processor Families.

# UNIT-IV

**ARM9 Microcontroller Architecture**: Block Diagram, Features, Memory Mapping, Memory Controller (MC), External Bus Interface (EBI), Connections to Memory Devices System Timer (ST): Period Interval Timer (PIT), Watchdog Timer (WDT), Real- time Timer (RTT), Real Time Clock (RTC), and Parallel Input/Output Controller (PIO).

#### UNIT-V

**Universal Synchronous Asynchronous Receiver Transceiver (USART):** Block Diagram, Functional Description, Synchronous and Asynchronous Modes. Development & Debugging Tools for Microcontroller based Embedded Systems: Software and Hardware tools like Cross Assembler, Compiler, Debugger, and Simulator.

- 1. Muhammad Ali Mazidi, Janice Gillispie Mazidi, Rolin D. McKinlay, "The 8051 Microcontroller and Embedded Systems using Assembly and C", 2nd Edition, Prentice Hall
- 2. David Seal "ARM Architecture Reference Manual", 2001 Addison Wesley, England, Morgan Kaufmann Publishers.

# **REAL TIME OPERATING SYSTEMS**

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT I

Brief Review of Unix Operating Systems (Unix Kernel – File system, Concepts of – Process, Concurrent Execution & Interrupts. Process Management – forks & execution. Programming with system calls, Process Scheduling. Shell programming and filters).

Portable Operating System Interface (POSIX) – IEEE Standard 1003.13 & POSIX real time profile. POSIX versus traditional Unix signals, overheads and timing predictability.

#### UNIT II

Hard versus Soft Real-time systems – examples, Jobs & Processors, Hard and Soft timing constraints, Hard Real-time systems, Soft Real-time systems. Classical Uniprocessor Scheduling Algorithms – RMS, Preemptive EDF, Allowing for Preemptive and Exclusion Condition.

#### **UNIT III**

Concept of Embedded Operating Systems, Differences between Traditional OS and RTOS. Realtime System Concepts, RTOS Kernel & Issues in Multitasking – Task Assignment, Task Priorities, Scheduling, Intertask Communication & Synchronization – Definition of Context Switching, Foreground ISRs and Background Tasks. Critical Section – Reentrant Functions, Interprocess Communication (IPC) – IPC through Semaphores, Mutex, Mailboxes, Message Queues or Pipes and Event Flags.

#### UNIT IV

VxWorks – POSIX Real Time Extensions, timeout features, Task Creation, Semaphores (Binary, Counting), Mutex, Mailbox, Message Queues, Memory Management – Virtual to Physical Address Mapping.

#### UNIT V

Debugging Tools and Cross Development Environment – Software Logic Analyzers, ICEs.

Comparison of RTOS – VxWorks,  $\mu$ C/OS-II and RT Linux for Embedded Applications.

- 1. Real Time Systems, Jane W.S.Liu, Pearson Education, Asia, 2001.
- 2. Betcnhof, D.R., Programming with POSIX threads, Addison Wesley Longman, 1997.
- 3. Wind River Systems, VxWorks Programmers Guide, Wind River Systems Inc.1997.
- 4. Jean.J.Labrosse, MicroC/OS-II, The CMP Books.
- 5. Real Time Systems, C.M.Krishna and G.Shin, McGraw-Hill Companies Inc., McGraw Hill International Editions, 1997.

#### SIMULATION AND MODELING

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

**Introduction to Simulation:** Advantages and Disadvantages of simulation, Areas of applications, Systems and System Environment, Concept of a System, Discrete and continuous systems, Models, Types of models, Steps in a simulation study – examples, Discrete – event system simulation.

#### UNIT-II

**Overview of Statistical Models and Queuing Systems Programming languages for Simulation**: Continuous and discrete Simulation Languages – FORTRAN, GPSS, SIMAN, SIMSCRIPT, SLAM and MODSIM.

## UNIT-III

Random Numbers: Generation, Properties of Random Numbers, Generation of Pseudo Random Numbers, Tests for random Numbers.

Random Variate: Generation, Inverse Transformation Technique, Uniform Distribution, Exponential Distribution, Weibul's Distributio, Triangular Distribution, Empirical Continuous Distributions, Discrete Distributions, Direct Transformation for the Normal Distribution, Convolution Method of Erlang distribution, Acceptance Rejection Techniques: Poisson Distribution, Gamma Distribution.

# UNIT-IV

Input Data Analysis: Data Collection: Identify the distribution, Parameter & Estimation.

Goodness of fit tests: Chi Square Test – KS test; Multivariate and rime series input models, Verification and Validations of simulation models, Model building, Verification and Validation: Verification of Simulation Models: Calibration and Validation of Models Face Validity, Validation of Model Assumptions, Validation Input/Output Transformations, Input/Output Validation using Historical input data, Input/Output validation sing Turning Test.

#### UNIT-V

**Output Data Analysis**, Stochastic, Nature of Output Data, Types of Simulation with respect to Output Analysis, Measures of Performance and their Estimation, Output Analysis for Terminating Simulations, Output analysis for Steady – State Simulations.

**Comparison and Evaluation of Alternative System Designs:** Comparison of several System Designs, Statistical Models for Estimating the Effect of Design Alternatives.

- 1. Jabey Banks, John S. Cansen and Barry L. Nelson, *Discrete Event System Simulation*, PHI, 2001.
- 2. Nursing Deo, System Simulation with Digital Computer, PHI, 1979.
- 3. Anerill M. Law and W. David Kelton, *Simulation Modelling and Analysis*, McGraw Hill, 2001.

# CS5306 HARDWARE AND SOFTWARE CO-DESIGN

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Introduction: Issues in co-designs, models, architectures, languages and generic co-design methodology.

#### UNIT-II

Hardware / Software co-synthesis Algorithms: Introduction, architecture models, hardware/software partitioning, distributed system co-synthesis.

## UNIT-III

**Prototyping and Emulation:** Introduction, prototyping and emulation techniques, prototyping and emulation environments and future developments in emulation and prototyping.

#### UNIT-IV

**Compilation Techniques and Tools for Embedded processor architectures:** Introduction, Modern embedded architectures, embedded software development needs, compilation techniques, practical considerations in a compiler development environment.

#### UNIT-V

**Design Specification and Verification**: Introduction, Concurrency, Coordinating Concurrent Computations, Interfacing Components and Verifications.

- 1. Jargen Staunstrup, Wayne Wolf, *Hardware/Software Co-Design, Principles and Practice*, Kluwer Academic Publishers, 1997.
- 2. Schaumont, Patric R, *A Practical Introduction to Hardware/Software Codesign*, 2<sup>nd</sup> Edition, Springer publishers, 2013.

#### SOFTWARE LAB-I

Credits: 2

Instruction: (3L) hrs per week CIE: 50 marks

**Documentation Using LATEX:** Introduction to Linux Commands, Introduction to LateX, Creating & Editing Document, Formatting Document, Auto-text, Autocorrect, Spelling and Grammar tool, Page Formatting, Single/Multi column, Pictures/Objects, Drawing, Hyperlinks, Header/Footer, and Tables.

## I. Implement the following using 8051, ARM7/ARM9 and Embedded C:

- 1) Experiments based on I/O Port, Timer, Serial & Interrupt Program using Keil (or equivalent) IDE.
- 2) Experiments on:
  - i. Digital Interfaces
  - ii. LCD Display interfaces
  - iii. Analog Interfaces
  - iv. Keyboard Interfaces
  - v. PC –Interface with RS232, Ethernet etc.,
  - vi. Stepper motor, traffic light controller, sensor devices etc.,

# **II.** Verilog HDL modeling, Simulation, Synthesis, Timing Analysis and implementation on FPGA/CPLD target devices.

- i. Combinational Circuits
- ii. Sequential Circuits and FSMs
- iii. Case study (Complete FPGA design flow including on-chip debugging)

Suggested Tools: Xilinx ISE/Altera Quartus, Modelsim/Active HDL and Target boards.

Note: The students have to submit a report using LateX at the end of the semester.

#### **Suggested Reading:**

- 1. Leslie Lamport, *Latex: A Document Preparation System*, 2<sup>nd</sup> Edition, Pearson Education India, 1994.
- 2. Stefan Kottwitz, LaTeX Beginner's Guide, Shroff/Packt Publishers, First Edition, 2012.

Note: The students have to submit a report at the end of the semester.

# SEMINAR - I

Credits: 2

Instruction: (3L) hrs per week CIE: 50 marks

Oral presentation is an important aspect of engineering education. The objective of the seminar is to prepare the student for systematic independent study of state of the art topics in broad area of his/her specialization.

Seminar topics can be choosen by the students with the advice from the faculty members. Students are to be exposed to following aspects of seminar presentations.

Literature survey Organization of material Preparation of Power point Presentation slides Technical writing

# Each student is required to

- 1. Submit one page of synopsis of the seminar talk two days before for display on notice board.
- 2. Give 20 minutes presentation through MS-PowerPoint Presentation Slides followed by 10 minutes discussion.
- 3. Submit a report on the seminar topic with a list of references and slides used within a week.

Seminars are to be scheduled from the 3<sup>rd</sup> week of the last week of the semester and any change in schedule should be discouraged.

The CIE marks will be awarded to the students by atleast 2 faculty members on the basis of oral presentation and report as well as their involvement in the discussion.

# SOFTWARE LAB – II

Credits: 2

Instruction: (3L) hrs per week CIE: 50 marks

Programs based on usage of UNIX commands, System Calls, Shell programming.

- 1. Program that makes a copy of a file using standard I/O and system calls.(using command line arguments)
- 2 Program to implement 'cat' command using system calls
- 3 Program to implement 'ls' command using system calls

4 Program that takes one or more file/directory names as command line input and reports the following information on the file.

- A. File type.
- B. Number of links.
- C. Time of last access.
- D. Read, Write and Execute permissions.
- 5. Program to create a child process and allow the parent to display "parent" and the child to display child" on the screen.
- 6. Write a program to create a Zombie process.
- 7. Write a program that illustrates how an orphan is created.
- 8. Write a program that illustrates how to execute two commands concurrently with a command pipe.
- 9. Write a program that illustrates suspending and resuming processes using signals.
- 10 Write a program to implement IPC using unnamed pipes ( anonymous pipe)
- 11 Write a program to implement half duplex communication between two unrelated processes using named pipe(FIFO)
- 12 Write programs to demonstrate message queue IPC
- 13 Write a program that illustrates two processes communicating using shared memory.
- 14 Write a Program that demonstrate semaphores
- 15. Write a C program to demonstrate multi threading

Note: The students have to submit a report at the end of the semester.

# SEMINAR –II

Credits: 2

Instruction: (3L) hrs per week CIE: 50 marks

Oral presentation is an important aspects of engineering education. The objective of the seminar is to prepare the student for systematic independent study of state of the art topics in broad are his/her specialization.

Seminar topics can be chosen by the students with the advice from the faculty members.

Students are to be exposed to following aspects of seminar presentation.

Literature Survey

Organization of material

Preparation of Power point Presentation slides and Technical Writing.

## Each Student is required to:

- 1. Submit one page of synopsis of the seminar talk two days before for display on notice board.
- 2. Give 20 minutes presentation through MS-Power Point presentation slides followed by 10 minutes discussion.
- 3. Submit a report on the seminar topic with a list of references and slides used within a week

Seminar are to be scheduled from the 3<sup>rd</sup> week to the last week of the semester and any change in schedule should be discouraged.

The CIE marks will be awarded to the students by atleast 2 faculty members on the basis of oral and a written presentation as well as their involvement in the discussion.

#### MULTIMEDIA TECHNOLOGIES

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

**Media and Data Streams**: Properties of multimedia systems, Data streams characteristics: Digital representation of audio, numeric instruments digital interface Bark concepts, Devices, Messages, Timing Standards Speech generation, analysis and transmission.

## UNIT-II

**Digital Image**: Analysis, recognition, transmission, **Video**: Representation, Digitalization transmission **Animations**: Basic concepts, animation languages, animations control transmission

# **UNIT-III**

Data Compression Standards: JPEG, H-261, MPEG DVI

Optical storage devices and Standards: WORHS, CDDA, CDROM, CDWO, CDMO.

Real Time Multimedia, Multimedia file System.

# UNIT-IV

**Multimedia Communication System**: Collaborative computing session management, transport subsystem, QOS, resource management.

**Multimedia Databases**: Characteristics, data structures, operation, integration in a database model. **A Synchronization**: Issues, presentation requirements, reference to multimedia synchronization, MHEG

#### UNIT-V

**Multimedia Application**: Media preparation, Composition, integration communication, consumption, entertainment.

- 1. Ralf Steninmetz, Klara Hahrstedt, *Multimedia: Computing, Communication and Applications,* PHI PTR Innovative Technology Series.
- 2. John F.Koegel Bufford, Multimedia System, Addison Wesley, 1994.
- 3. Mark Elsom Cook, Principles of Interactive Multimedia, Tata Mc-Graw Hill, 2001.
- 4. Judith Jefcoate, Multimedia in Practice: Technology and Application, PHI 1998.

#### **ADVANCED ALGORITHMS**

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Algorithm Analysis: Asymptotic Notation, Amortization.

**Basic Data Structures:** Stacks and Queues, Vectors, Lists and Sequences, Trees, Priority Queues, Heaps, Dictionaries and Hash Tables.

**Search Trees:** Ordered Dictionaries and Binary Search Trees, AVL Trees, Bounded-Depth Search Trees, and Splay Trees.

# UNIT-II

**Fundamental Techniques:** The Greedy Method, Divide-and-Conquer, and Dynamic Programming.

**Graphs:** The Graph Abstract Data Type, Data Structures for Graphs, Graph Traversal, Directed Graphs.

## UNIT-III

Weighted Graphs: Single-Source Shortest Paths, All-Pairs Shortest Paths, Minimum Spanning Trees.

**Network Flow and Matching:** Flows and Cuts, Maximum Bipartite Matching, Minimum-Cost Flow.

# UNIT-IV

**Text Processing:** Strings and Pattern Matching Algorithms, Tries, Text Compression, Text Similarity Testing.

**Number Theory and Cryptography:** Fundamental Algorithms involving numbers, Cryptographic Computations, Information Security Algorithms and Protocols.

# UNIT-V

**Computational Geometry:** Range Trees, Priority Search Trees, Quad Trees and k-D Trees, Convex Hulls.

- 1. M T Goodrich, R Tomassia. Algorithm Design Foundations, Analysis, and Internet Algorithms, Wiley, 2006.
- 2. E Horowitz S Sahani, S Rajasekaran, Computer Algorithms, Silicon Press, 2<sup>nd</sup> Edition, 2007.
- 3. Aho, A V Hopcraft, Ullman J D, *The Design and Analysis of Computer Algorithms*, Pearson Education, 2007.
- 4. Hari Mohan Pandey, Design Analysis and Algorithms, Firewall Media, 2008.
- 5. Cormen, Lieserson, Rivest, *Introduction to Algorithms*, MIT Press, 2<sup>nd</sup> Edition, 2009.

# CS5351 ADVANCED COMPUTER ARCHITECTURE

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Measuring Performance and cost: Performance measurement, Enhancements to Uni processsor models, Benchmarks, Basic model of advanced computer architectures.

# UNIT-II

Pipelining and superscalar techniques: Basic pipelining, data and control hazards, Dynamic instruction scheduling, Branch prediction techniques, Performance evaluation, case study- Sun Microsystems -Microprocessor.

# UNIT-III

Vector Processors: Vector Processor Models, Vector architecture and Design, performance evaluation, Programming Vector processors.

# UNIT-IV

Array Processors: parallel array processor model, memory organization, interconnection networks: performance measures, static and dynamic topologies.

## UNIT-V

Multiprocessors and Multi computers: Multiprocessor models, Shared-memory and distributed memory architectures, memory organization, Cache Coherence and Synchronization Mechanisms, parallel computer, performance models.

- 1. John L. Hennessey and David A. Patterson, *Computer Architecture, A Quantitative Approach*, Elsevier, 4<sup>th</sup> Edition, 2007.
- 2. Sajjan G. Shiva, Advance Computer Architecture, Taylor Series Group, CRC press, 2006.
- 3. Kai Hwang, Advanced Computer Architecture, Mc Graw Hill, 1999.

#### SCRIPTING LANGUAGES FOR DESIGN AUTOMATION CS5352

Credits: 3

*Instruction: (3L) hrs per week* CIE: 30 marks

Duration of SEE: 3 hours SEE: 70 marks

# UNIT I

Overview of scripting languages-PERL, file handles, operators, control structures, regular expressions, built in data types, operators, statements and declarations- simple, compound, loop statements, global and scoped declarations.

## **UNIT II**

Pattern matching - regular expression, pattern matching operators, character classes, positions, capturing and clustering.

## **UNIT III**

Subroutines- syntax, semantics, proto types, format variables, references, data structuresarrays of arrays, hashes of arrays, hashes of functions.

Inter process communication,- signals, files, pipes, sockets.

#### **UNIT IV**

Threads- process model, thread model, perl debugger- using debugger commands, customization, internals and externals, internal data types, extending perl, embedding perl, exercises for programming using perl.

#### UNIT V

Java Script: Introduction to Java Script, Data types, Arithmetic's Equality relational, assignment increment, decrement operators, Java Script Control Structures - if, if-else, while.

Java Script Control Structures: For, Switch, Do/While, break. Programming modules, recursion, recursion vs iteration global functions arrays, using arrays, Reference and reference parameters, passing arrays to functions, multiplesubcripted arrays, objects-math, string, Boolean and number.

- 1. Larry Wall, Tom Christiansen, John Orwant, Programming Perl, O'Reilly publications,  $3^{rd}$  Edition, 2000.
- 2. Randal L, Schwartz Tom Phoenix, Learning Perl, O'Reilly publications, 6<sup>th</sup> Edition, 2011.

## CS5353 SOFTWARE ENGINEERING FOR REAL TIME SYSTEMS

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

**Introduction**: Review of Software Engineering Concepts, Characteristics of Real Time Systems, Importance of including Time Factor, The Real Time System Life Cycle: Requirement Specifications, State Charts.

## UNIT-II

**Structured Design Approaches**: Event Based Model, Process-Based Structured Design, Graph-Based Theoretical Model, Petri Net Models: Stochastic Petri Net (SPN) Model Analysis, Annotated Petri Nets, Time-Augmented Petri Nets, Assessment of Petri Net Methods.

## **UNIT-III**

**Axiomatic Approaches**: Weakest Precondition Analysis, Real Time Logic, Time Related History variables, State Machines and Real-Time Temporal Logic.

## UNIT-IV

**Language Support Restrictions**: Real-Time Programming Descipline, Real-Time Programming Languages, Schedulability Analysis.

#### UNIT-V

**Verification and Validation of Real-Time Software**: Testing Real Time Properties, Simulation as Verification Tool, Testing Control and Data Flow, Proof Systems, Operational Approach.

- 1. Shem Tow Levi and Ashok K. Agarwal, *Real Time System Design*, McGraw Hill International Editions, 1999.
- 2. Cooling J.E. Jim Cooling, *Software Engineering for Real Time Systems*, Addison Wesly, 2002.

#### EMBEDDED PROGRAMMING

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Embedded OS Fundamentals (Linux): Introduction, Operating System fundamentals, General and

Unix OS Architecture Embedded Linux.

Booting Process in Linux GNU Tools: gcc, Conditional Compilation, Preprocessor directives, Command line arguments, Make files

# UNIT-II

Embedded C Programming, Review of data types - Scalar types-Primitive types-Enumerated types- Subranges,

Structure types-character strings -arrays- Functions

Introduction to Embedded C-Introduction, Data types Bit manipulation, Interfacing C with Assembly.

Embedded programming issues - Reentrancy, Portability, Optimizing, and testing embedded C programs.

# UNIT-III

Embedded Applications using Data structures, Linear data structures- Stacks and Queues Implementation of stacks and Queues-Linked List - Implementation of linked list, Sorting, Searching, Insertion and Deletion, and non-linear structures.

# UNIT-IV

Introduction to Object Oriented Concepts, Core Java/Java, Core- Java buzzwords, Overview of Java programming, Data types, variables and arrays, Operators, and Control statements.

# UNIT-V

Embedded Java - Understanding J2ME,Connected Device configuration, Connected Limited device configuration, Profiles, Anatomy of MIDP applications, and Advantages of MIDP.

- 1. Jones, M Tim, GNU/Linux Application Programming, 2<sup>nd</sup> Edition, Course Technology PTR, 2008.
- 2. Prasad K.V.K.K, *Embedded /Real-Time Systems: Concepts, Design and Programming*, Dreamtech Press, 2003.
- 3. Sing Li and Jonathan Knudsen, *Beginning J2ME-From Novice to Professional*, Dreamtech Press, 3<sup>rd</sup> Edition, 2000.
- 4. Herbert Schildt, *The Complete Reference Java2*, Tata Mc GrawHill, 9<sup>th</sup> Edition, 2014.

# CS 5355 FIELD PROGRAMMABLE GATE ARRAYS

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

**Introduction to ASIC:** Types of ASIC's, ASIC design flow, Economics of ASIC's, Programmable ASIC's: CPLD and FPGA. Commercially available CPLD's and FPGA's: XILINX, ALTERA, ACTEL. FPGA Design cycle, Implementation tools: Simulation and synthesis, and Programming technologies.

# UNIT-II

FPGA logic cell for XILINX, ALTERA and ACTEL ACT, Technology trends, AC/DC IO Cells, clock and power inputs, FPGA interconnect: Routing resources, Elmore's constant, RC delay and parasitic capacitance FPGA design flow, and Low-level design entry.

# UNIT-III

FPGA physical design, CAD tools, Power dissipation, FPGA Partitioning, Partitioning methods.Floor planning: Goals and objectives, I/O, Power and clock planning, and Floor Planning tools.

# UNIT-IV

**Placement:** Goals and objectives, Placement algorithms: Min-cut based placement, Iterative Improvement, and simulated annealing.

**Routing:** Goals and objectives, Global routing methods, Back-annotation. Detailed Routing: Goals and objectives, Channel density, Segmented channel routing, Maze routing, Clock and power routing, Circuit extraction, and DRC.

# UNIT-V

**Verification and Testing**: Verification, Logic simulation, Design validation, Timing verification. **Testing Concepts:** Failures, Mechanism and faults, Fault coverage, ATPG methods, Design for testability, Scan Path Design, Boundary Scan design, BIST Design guidelines, and Design of a Testing machine.

- 1. Pak and Chan, Samiha Mourad, *Digital Design using Field Programmable Gate Arrays*, Pearson Education, 1<sup>st</sup> edition, 2009.
- 2. Michael John Sebastian Smith, *Application Specific Integrated Circuits*, Pearson Education Asia, 3<sup>rd</sup> edition 2001.
- 3. S. Brown, R.J.Francis, J.Rose, Z.G.Vranesic, *Field programmable Gate Array*, BSP, 2007.

# SYSTEM-ON CHIP ARCHITECTURE

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks

Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Introduction to Processor Design, Abstraction in Hardware Design, Processor design Tradeoffs, Design for Low power consumption, ARM processor as System-On-Chip: Acorn RISC Machine – Architecture inheritance – ARM programming model – ARM development tools – 3 and 5 stage pipeline ARM Organization – ARM instruction execution and implementation – ARM Co-processor interface.

# UNIT-II

ARM Assembly Language programming: ARM instruction types – data transfer, data processing and control flow instructions.ARM instruction set- Co-processor instructions. Architectural support for High-level language.

# UNIT-III

**Memory Hierarchy**: Memory size and speed – On-chip memory Caches –Cache design- an example- memory management.

# UNIT-IV

Architectural Support for System Development: Advanced Microcontroller bus Architecture-ARM memory interface – ARM reference peripheral specification – Hardware system prototyping tools.

# UNIT-V

Architectural Support for Operating System: An introduction to Operating Systems – ARM system control coprocessor- CP15 protection unit registers – ARM protection unit.- ARM MMU registers – ARM MMU Architecture – Synchronization – Context Switching input and Output.

- 1. Steve Furber, ARM System on Chip Architecture, Addison Wesley, 2<sup>nd</sup> Edition, 2000.
- 2. Ricardo Reis, *Design of System on a Chip: Devices and Component*, Springer publishers, 1<sup>st</sup> Edition, 2004.
- 3. Prakash Rashinkar, Peter Paterson and Leena Singh L, *System on Chip Verification Methodologies and Techniques*, Kluwer Academic Publishers, 2001.

#### **OPTIMIZATION TECHNIQUES**

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Use of optimization methods. Introduction to classical optimization techniques, motivation to the simplex method, simplex algorithm, sensitivity analysis.

# UNIT-II

Search methods - Unrestricted search, exhaustive search, Fibonocci method, Golden section method, Direct search method, Random search methods, Univariate method, simplex method, Pattern search method.

# UNIT-III

Descent methods, Gradient of function, steepest decent method, conjugate gradient method.

Characteristics of constrained problem, Direct methods, The complex method, cutting plane method.

# UNIT-IV

Review of a global optimization techniques such as Monte Carlo method, Simulated annealing and Tunneling algorithm.

# UNIT V

Generic algorithm - Selection process, Crossover, Mutation, Schema theorem, comparison between binary and floating point implementation.

- 1. SS Rao, Engineering Optimization: Theory and Practice, John Wiley & Sons, 1996.
- 2. Zhigmiew Michelewicz, *Genetic Algorithms* + *Data Structures* = *Evaluation Programs*, Springer-Verlag Berlin Heidelberg, 1992.

# CS5358 PRODUCT DESIGN AND QUALITY MANAGEMENT

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

#### UNIT-I

Product Design and Development, Development processes, Identifying customer needs, Establishing product specifications, Concept generation, Concept selection, Product architecture, and Industrial design.

#### UNIT-II

Product Design and Development Design for Manufacturing, Prototyping, Robust Design, Patents and Intellectual property, Product Development Economics, and Managing Product Development Projects.

#### UNIT-III

Total Quality Management Principles and Practices: Definition of quality, Customer satisfaction and Continuous improvement.

#### UNIT-IV

Total Quality Management, Tools and Techniques: Statistical Process Control, Quality Systems, Bench Marking.

#### UNIT-V

Total Quality Management, Quality Function Deployment, Product Liability, Failure Mode and Effect Analysis, Management Tools.

- T Dale H. Besterfield, *Total Quality Management*, Pearson Education Asia, Pearson Education India, 2<sup>nd</sup> Edition, 2011.
- 2. Karl T Ulrich & Steven D Eppinger, *Product Design & Development*; McGraw-Hill Education, 5<sup>th</sup> Edition, 2011.

# DESIGN FOR TESTABILITY

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

**Introduction to Testing**: Testing Philosophy, Role of Testing, Digital and Analog VLSI Testing, VLSI Technology Trends affecting Testing, Types of Testing, Fault Modeling: Defects, Errors and Faults, Functional Versus Structural Testing, Levels of Fault Models, Single Stuck-at Fault.

# UNIT –II

**Logic and Fault Simulation**: Simulation for Design Verification and Test Evaluation, Modeling Circuits for Simulation, Algorithms for True-value Simulation, Algorithms for Fault Simulation, ATPG.

# UNIT –III

**Testability Measures**: SCOAP Controllability and Observability, High Level Testability Measures, Digital DFT and Scan Design: Ad-Hoc DFT Methods, Scan Design, Partial-Scan Design, Variations of Scan.

# UNIT –IV

**Built-In Self-Test**: The Economic Case for BIST, Random Logic BIST: Definitions, BIST Process, Pattern Generation, Response Compaction, Built-In Logic Block Observers, Test-Per-Clock, Test-Per-Scan BIST Systems, Circular Self Test Path System, Memory BIST, Delay Fault BIST.

# UNIT –V

**Boundary Scan Standard**: Motivation, System Configuration with Boundary Scan: TAP Controller and Port, Boundary Scan Test Instructions, Pin Constraints of the Standard, Boundary Scan Description Language: BDSL Description Components, Pin Descriptions.

- 1. M. Abramovici, M.A.Breuer and A.D Friedman, *Digital Systems and Testable Design*, Wiley, 1994.
- 2. P.K. Lala, Digital Circuits Testing and Testability, Academic Press, 1997.

# **DSP - ARCHITECTURE**

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT I

Introduction to DSP Processors: Differences between DSP and other  $\mu p$  architectures, their comparison and need for special ASPs , RISC & CISC CPUs .

## UNIT II

Overview of DSP processor design: fixed point DSPs – Architecture of TMS 320C 5X, C54X Processors, addressing modes, Assembly instructions, Pipelining and on-chip peripherals.

#### UNIT III

Floating point DSPs: Architecture of TMS 320 – IX- Data formats, Floating Point operations, addressing modes, instructions, pipelining and peripherals.

#### UNIT IV

DSP interfacing & software development tools: I/O interfacing with A/D converters, PCs, Dual port RAMs, EPGAs, DSP tools – Assembler, debugger, c-compiler, linker, editor, code composer studio.

#### UNIT V

Applications using DSP adaptive filtering, spectrum analysis, Echo cancellation modems, voice synthesis and recognition. Brief ideas of AD, Motorola DSP CPUs and their comparison with TI CPUs.

- 1. C. Marren & G. Ewess, A Simple Approach to Digital Signal Processing, WILEY Inter-science, 1996.
- 2. K. Shin, DSP Applications with TMS 320 Family, Prentice Hall, 1987.
- 3. B. Ventakaramani, M. Bhaskar, *Digital Signal Processes, Architecture Processing and Applications*, Tata Mc Graw Hill, 2002.

# CS5361 GRAPH THEORY AND ITS APPLICATIONS

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT I

**Introduction:** Graphs and Simple graphs, Graph isomorphism, Representation of Graphs, Sub graphs, Degree sequences, Basic properties of graphs, Graph traversals-DFS, BFS algorithms.

# UNIT II

**Trees and Connectivity**: Trees, Cut Edges and Bonds, Cut Vertices, Gayley's Formula, Bridges and blocks, Euler Tours, Hamilton Cycles. Minimum spanning tree and maximum spanning tree algorithms.

# UNIT III

Matchings: Matchings, Matchings and Coverings in Bipartite Graphs, Perfect Matchings. Edge . Edge Colourings: Edge Chromatic Number, Vizing's Theorem

# UNIT IV

**Independent Sets and Cliques:** Independent sets, Ramsey's Theorem, Turan's Theorem. **Vertex Colourings**: Chromatic Number, Brook's Theorem, Chromatic Polynomials.

# UNIT V

**Planar Graphs:** Plane and Planar Graphs, Dual Graphs, Euler's Formula, Bridges, Kuratowski's Theorem, The Five-Colour and the Four Colour Conjecture, Non-Hamiltonian Planar graphs.

# **Suggested Reading:**

1. J A Bondy and U.S. R Murthy, *Graph Theory with Applications*, Elsevier Science Ltd, 1976. 2. Douglas B West, *Introduction to Graph Theory*, Prentice Hall, 2004

# LOW POWER VLSI DESIGN

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Introduction and need of low power design, sources of power dissipation, MOS transistor leakage components, SOI technology, FinFET, Back gate FET, power and energy basics, power dissipation in CMOS circuits, Energy-delay product as a metric, design strategies for low power.

# UNIT-II

Power Estimation Techniques: Circuit Level – Modeling of Signals, Signal Probability Calculations, Statistical techniques; High Level Power Analysis – RTL Power Estimation, Fast Synthesis, Analytical Approaches, Architectural Power Estimation.

# UNIT-III

Power Optimization Techniques – I: Dynamic Power Reduction – Dynamic Power Component, Circuit Parallelization, Voltage Scaling Based Circuit Techniques, Circuit Technology – Independent Power Reduction, Circuit Technology Dependent Power Reduction; Leakage Power Reduction – Leakage Components, Design Time Reduction Techniques, Run-time Stand-by Reduction Techniques, Run-time Active Reduction Techniques Reduction in Cache Memories.

#### **UNIT-IV**

Power Optimization Techniques – II: Low Power Very Fast Dynamic Logic Circuits, Low Power Arithmetic Operators, Energy Recovery Circuit Design, Adiabatic – Charging Principle and its implementation issues.

# UNIT-V

Software Design for Low Power: Sources of Software Power Dissipation, Software Power Estimation, Software Power Optimizations, Automated Low-Power Code Generation, Codesign for Low Power.

- 1. Kaushik Roy and Sharat Prasad, *Low-Power CMOS VLSI Circuit Design*, Wiley Inter-science Publications, 2000.
- 2. Christian Piguet, *Logic Design and CAD Tools*, CRC Press, 1<sup>st</sup> Edition, 2010.
- 3. , J. Rabaey, *Low Power Design Essentials*, Springer Publications, 1<sup>st</sup> Edition, 2010.

# **RELIABILITY AND FAULT TOLERANCE**

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

**Introduction to Reliability Engineering**: Reliability, Repairable and Non-repairable Systems, Maintainability and Availability, Desighning, Reliability, Repairable and Non-repairable Systems, MTBF MTBF, MTTF MDT, k out of in systems.

## UNIT-II

**Software Reliability:** Software Reliability, Software Reliability Vs Hardware Reliability, Failures and Faults, Classification of Failures, Counting, System configuration, Components and Operational Models, Concurrent Systems, Sequential Systems, Standby Redundant Systems.

**Software Reliability Approaches**: Fault Avoidance, Passive Fault Detection, Active Fault Detection, Fault Tolerance, Fault Recovery, Fault Treatment.

## UNIT-III

**Software Reliability Modeling**: Introduction to Software Reliability Modeling, Parameter Determination and Estimation, Model Selection, Markovian Models, Finite and Infinite failure category Models, Comparison of Models, Calendar Time Modeling.

#### **UNIT-IV**

Fault Tolerant Computers: General Purpose Commercial Systems, Fault Tolerant Multiprocessor and VLSI based Communication Architecture. Design - N – Version programming Recovery Block, Acceptance Tests, Fault Trees, Validation of Fault Tolerant Systems.

#### UNIT-V

**Fault Types**: Fault Detection and Containment, Redundancy, Data Diversity, Reversal, Reversal Checks, Obtaining Parameter Values, Reliability Models for Hardware Redundancy, Software Error Models, Checks, Fault /Tolerant Synchronization, Synchronization in Software.

- 1. John D. Musa, Software Reliability, McGraw Hill, 1995.
- 2. Patric D. T. O. Concor, *Practical Reliability Engineering*, John Wesly & Sons, 4<sup>th</sup> Edition, 2003.
- 3. C.M. Krishna, Kang G. Shin, *Real Time Systems*, McGraw Hill, 1997.

# CS5364 PERFORMANCE EVALUATION OF COMPUTER SYSTEMS

Credits: 3

Instruction: (3L) hrs per week CIE: 30 marks Duration of SEE: 3 hours SEE: 70 marks

# UNIT-I

Fundamental Concepts and Performance Measures: Time, Events, Measurements, Intervals, Response, Independence, Randomness, Workloads, Problems Encountered in Model Development. A Case Study. General Measurement Principles, Scheduling Algorithms and Workloads.

# UNIT-II

Probability: Random Variables, Jointly Distributed Random Variables, Probability Distributions, Densities, Expectation, Some Example Probability Distributions.

Stochastic Processes: Basic Definitions, Poisson Process, Birth-Death Process, Markov Process.

# UNIT-III

Queuing Theory: Networks of Queues, Estimating Parameters and Distributions. Computational Methods for Queuing Network Solutions.

# UNIT-IV

Petri Nets: Basic Notation, Classical Petri Nets, Times Petri Nets, priority-Based Petri Nets, Colored Petri Nets, Generalized Petri Nets.

Hardware Test beds, Instrumentation, Measurement, Data Extraction, and Analysis: Derivation of Performance Evaluation parameters, Network performance tests, General Methods of Data Extraction, Tested and Model Workloads, Experimental Design, Data Presentation.

System Performance Evaluation Tool Selection and Use: Validation of Results, Conducting Experiments, Performance Metrics, Evaluation.

# UNIT-V

Analysis of Computer Architectures:

Case I: Central Server Computer System

Case II: Multiple Server Computer System

Case III: Petri Net Example

Analysis of Operating System Components: System Architectures, Workloads, Experimental Design and Simulation, Experimental Analysis and Conclusion.

Database Systems Performance Analysis: The Testbed Systems, The Database Systems Tested Performance Analysis Testing, The Results.

Analysis of Computer Network Components: Analytical Modeling Examples, Simulation Modeling of Local Area Networks.

- 1. Paul J. Fortier and Howard E. Michel, *Computer System Performance Evaluation and Prediction*, Digital Press, 2003.
- 2. Raj Jain, *The art of Computer Systems Performance Analysis, techniques for experimental design, measurement and modelling*, Wiley Publishers, 2015.
- 3. Neil J. Gunther, *Analyzing Computer System Performance with PERL:: PDQ*, Springer-Verlag Berlin Heidelberg, 2011.